Design for Test Engineer

Tenstorrent
Monte Sereno, CA

Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities.

The role is Design for Test (DFT) for high-performance designs going into industry leading AI/ML architectures. The person coming into this role will be involved in all implementation aspects from RTL to tapeout for various IPs on the chip. High level challenges include reducing test cost while attaining high coverage, and facilitating debug and yield learnings while minimizing design intrusions. The work is done collaboratively with a group of highly experienced engineers across various domains of the ASIC.

This role is hybrid, based out of Santa Clara, CA or Austin, TX

We welcome candidates at various experience levels for this role. During the interview process, candidates will be assessed for the appropriate level, and offers will align with that level, which may differ from the one in this posting.

Responsibilities:


  • Implementation of DFT features into RTL using verilog.

  • Understanding of DFT Architectures and micro-architectures.

  • ATPG and test coverage analysis using industry standard tools.

  • JTAG, Scan Compression, and ASST implementation.

  • Gate level simulation using Synopsys VCS and Verdi.

  • Support silicon bring-up and debug.

  • MBIST planning, implementation, and verification.

  • Support Test Engineering on planning, patterns, and debug.

  • Develop efficient DFx flows and methodology compatible with front end
    and physical design flows

Experience & Qualifications:


  • BS/MS/PhD in EE/ECE/CE/CS with at least 5 years of industry experience in advanced DFx techniques.

  • DFx experience implementing in finFET technologies.

  • Experience with industry standard ATPG and DFx insertion CAD tools.

  • Familiarity with SystemVerilog and UVM.

  • Fluent in RTL coding for DFx logic including lock-up latches, clock gates, and scan anchors.

  • Understanding of low-power design flows such as power gating, multi-Vt and voltage scaling.

  • Good understanding of high-performance, low-power design fundamentals.

  • Knowledge of fault models including Stuck-at, Transition, Gate-Exhaustive, Path Delay, IDDQ, and Cell Aware.

  • Exposure to post-silicon testing and tester pattern debug are major assets.

  • Experience with Fault Campaigns a plus.

  • Strong problem solving and debug skills across various levels of design
    hierarchies.

Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made.

Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer.

Due to U.S. Export Control laws and regulations, Tenstorrent is required to ensure compliance with licensing regulations when transferring technology to nationals of certain countries that have been licensing conditions set by the U.S. government.

Our engineering positions and certain engineering support positions require access to information, systems, or technologies that are subject to U.S. Export Control laws and regulations, please note that citizenship/permanent residency, asylee and refugee information and/or documentation will be required and considered as Tenstorrent moves through the employment process.

If a U.S. export license is required, employment will not begin until a license with acceptable conditions is granted by the U.S. government. If a U.S. export license with acceptable conditions is not granted by the U.S. government, then the offer of employment will be rescinded.

Posted 2025-09-13

Recommended Jobs

Seed Technician 30537

Belcan
Oxnard, CA

Job Title: Seed Technician- 2nd shift Location: Oxnard, CA Zip Code: 93030 Job Type: Contract Keywords: #SeedTech #OperationsSupportJobs Start Date: Immediate Shift- 2nd Shift: 2pm - 12:30am a…

View Details
Posted 2025-10-31

Principal Product Manager - Orchestration

Lambda
San Francisco, CA

In 2012, Lambda started with a crew of AI engineers publishing research at top machine-learning conferences. We began as an AI company built by AI engineers. That hasn't changed. Today, we're on a mi…

View Details
Posted 2025-09-13

Cloud Site Reliability Engineer (SRE)

Promise
Oakland, CA

Company Overview Promise empowers utilities and government agencies to create flexible, affordable solutions for individuals struggling with debt. Our innovative approach to payment plans and reli…

View Details
Posted 2025-09-22

$14.35HR /Warehouse General Labor Associate -Mohave Valley, AZ

Belmar Integrated Logistics
Needles, CA

Full-time Position Schedule: Wednesday-Friday: 11 am-7:45 pm Saturday and Sunday: 6:00 am-2:45 pm Payrate: $14.70/hourly  BENEFITS - * Health/Dental/Vision Insurance are available * PT…

View Details
Posted 2025-09-04

Distributed Training Engineer, Sora

Openai
San Francisco, CA

About the Team The Sora team is working on making video a key capability of OpenAI’s foundation models. We are a hybrid research and product team that seeks to understand and expand the capabiliti…

View Details
Posted 2025-10-01

Full Stack Engineer

Voltage Park
San Francisco, CA

About Voltage Park On-Demand Today, we own 24,000+ H100s and operate 7+ data-centers across the US. We serve customers of all sizes, from small research labs to large enterprises.  As a member of …

View Details
Posted 2025-09-22

Customer Support Engineer

Vapi
San Francisco, CA

Vision We're creating the shift to voice as humanity's default interface. Why voice? Because voice captures the nuance, the emotion, and the humanity of interactions in ways text alone can't: voice …

View Details
Posted 2025-10-10

Applied AI Engineer

Safetykit
San Francisco, CA

We’re inventing the future of B2B SaaS with AI agents. We’re betting on language models and we’re betting on scale. You’ll test new models the day they come out and understand their characteristics b…

View Details
Posted 2025-09-22

Senior Procurement Manager

C3 Ai
Redwood City, CA

C3 AI (NYSE: AI), is the Enterprise AI application software company. C3 AI delivers a family of fully integrated products including the C3 Agentic AI Platform, an end-to-end platform for developing…

View Details
Posted 2025-10-01

Staff Product Manager, Performance Reporting

Ridgeline
San Ramon, CA

As a Product Manager on Ridgeline’s Performance Reporting & Analytics team, you’ll play a pivotal role in shaping a next-generation performance measurement and analytics product that’s core to our in…

View Details
Posted 2025-09-25