Principal Test Engineer
Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions grounded in open standards. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. Discover more at .
Job Description
We are looking for Principal Test Engineers with proven experience in developing and supporting complex mixed-signal silicon SoC products to lead ATE Test solutions. The ideal candidate will develop and oversee SoC test strategy, interact with manufacturing partners, define, and implement ATE programs and own the product from design, initial samples all the way through high volume production ramp. The candidate should have working knowledge of communication/interface protocols such as PCI-Express (Gen-4/5/6), Ethernet, Infiniband, DDR, NVMe, USB, etc.
Basic Qualifications
- Strong academic and technical background in electrical engineering. At minimum, a Bachelor’s in EE is required, and a Master’s is preferred.
- ≥8-year experience releasing complex SoC/silicon products to high volume manufacturing.
- Working knowledge of high-speed protocols like PCIe, Ethernet, Infiniband, DDR, NVMe, USB, etc.
- Professional attitude with ability to execute on multiple tasks with minimal supervision.
- Strong team player with good communication skills to work alongside a team of high caliber engineers.
- Entrepreneurial, open-mind behavior and can-do attitude.
Required Experience
- Hands-on experience with high-speed mixed signal SoC test program/hardware development on multiple high-speed test platforms.
- Collaboration with design team to define test strategy, create and own test plan.
- Tester platform selection, design, and development of ATE hardware for wafer sort and final test.
- Familiar with high-speed load board design techniques.
- Proven track record of implementing ATE patterns to optimize tester resources and minimize ATE test time while maintaining product quality.
- Strong knowledge and development of DFT techniques implemented in silicon that provide maximum defect and parametric device coverage – SCAN, MEMBIST, SerDes and other functional tests.
- Skilled in control interfaces – I2C, I3C, SPI, MDIO, JTAG etc.
- Expertise in production test of high speed SerDes operating at 16Gbps and higher.
- Skilled in ATE programming, silicon/ATE bring-up, bench-ATE correlation and debug.
- Experience with lab equipment including protocol analyzers and oscilloscopes.
- Experience with using Advantest 93k ATE platform.
- Proficiency in, at least, one modern programming language such as C/C++, Python.
Preferred Experience
- Fluent in data processing using high level programming languages.
- Experience in running External loopback at wafer sort.
- Familiarity with modern databases
The base salary range is $209,000.00 USD – $230,000.00 USD. Your base salary will be determined based on your location, experience, and the pay of employees in similar positions.
We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.
Recommended Jobs
Strategy and Operations Lead, gTech Ads
Applicants in San Francisco: Qualified applications with arrest or conviction records will be considered for employment in accordance with the San Francisco Fair Chance Ordinance for Employers and the…
Quality Manager
JOB DESCRIPTION Primary Responsibilities Define responsibilities and assign tasks to QA/QC personnel. Prepare and submit quality status and management review reports to the Director of …
Sr. Software Engineer, Pose
Who We Are: Nuro is a self-driving technology company on a mission to make autonomy accessible to all. Founded in 2016, Nuro is building the world’s most scalable driver, combining cutting-edg…
Product Manager II
This role is a unique opportunity to lead our flagship titles in the Competitive Card Genre, namely Spades, Hearts, and Gin Rummy. We are a small development team that is ambitious, collaborative, an…
Project Billing Coordinator
Project Billing Coordinator Department: Accounting / Project Administration Location: Bakersfield, CA (Kern County) FLSA Status: Non-Exempt (Eligible for Overtime) Reports To: Billing & P…
Applied Researcher I
Overview Applied Researcher I Overview: At Capital One, we are creating trustworthy and reliable AI systems, changing banking for good. For years, Capital One has been leading the industry …
Product Manager, Card Platforms
Company Description Visa is a world leader in payments and technology, with over 259 billion payments transactions flowing safely between consumers, merchants, financial institutions, and govern…
Dentist
20 hours per week (2 shifts worked M-F) What you'll do: The Dentist is responsible for providing dental services to inmate patients within the institution they are assigned to, while adhering to …
GNC Software Engineer
Ready to make connectivity from space universally accessible, secure and actionable? Then you’ve come to the right place! E-Space is bridging Earth and space to enable hyper-scaled deployments of I…
MTS, Backend Engineer
About Delphina Today’s Data Scientists are in pain - spending their time manually wrangling data, building models through slow trial and error, taking on painstaking rewrites for deployment, and d…